# A BJT-Based Temperature-to-Digital Converter With $\pm 60$ mK (3 $\sigma$ ) Inaccuracy From -55 °C to +125 °C in 0.16- $\mu$ m CMOS

Bahman Yousefzadeh, Student Member, IEEE, Saleh Heidary Shalmany, Student Member, IEEE, and Kofi A. A. Makinwa, Fellow, IEEE

**CMOS** Abstract—This paper presents a precision temperature-to-digital converter (TDC), which senses the temperature-dependent base-emitter voltage of substrate PNPs. Measurements on 20 samples from one batch show that it achieves an inaccuracy of  $\pm 60$  mK (3 $\sigma$ ) from -55 °C to +125 °C, after a single room-temperature trim. This state-of-the-art result is mainly due to the extensive use of dynamic error cancellation techniques to generate the PNP's collector currents, thus minimizing the spread in their base-emitter voltages, together with a digital PTAT trim to correct for the spread in the PNP's saturation currents. The effect of process variation on the TDC's inaccuracy was investigated by measuring 80 samples from three different batches. Using the same calibration parameters, they exhibit a maximum untrimmed inaccuracy of  $\pm 2$  °C (3 $\sigma$ ) from -55 °C to +125 °C. This drops to  $\pm 100$  mK (3 $\sigma$ ) after a single point trim. The proposed TDC thus reduces calibration costs by obviating the need for batch-specific calibration parameters, which would otherwise require the multipoint calibration of several samples. The effect of the PNP's current gain  $\beta$  was also investigated with the help of a novel  $\beta$ -detection circuit. Implemented in 0.16- $\mu$ m CMOS, the TDC occupies 0.16 mm<sup>2</sup> and draws 4.6  $\mu$ A from 1.5 to 2 V supply voltages. It achieves a resolution Figure of Merit of 7.8 pJ°C<sup>2</sup>, and a state-of-the-art supply sensitivity of 0.01 °C/V.

Index Terms—Batch calibration, low-cost calibration, proportional to absolute temperature (PTAT) trim, substrate PNP, temperature sensor, temperature-to-digital converter (TDC).

# I. Introduction

N PRECISION systems and sensors, knowing die temperature is often quite important, because it can be used to mitigate their cross sensitivity to temperature [1]–[5]. Temperature-to-digital converters (TDCs) have been used to compensate for the temperature dependence of MEMS resonators [1], [2], cancel the self-heating effect in shunt-based current sensors [3], [4], and compensate for curvature in a bandgap voltage reference [5]. In such systems, the TDCs inaccuracy is a significant part of the total error budget, and thus often limits their ultimate performance.

The TDCs in the above-mentioned examples exploit the fact that the base-emitter voltage,  $V_{\rm BE}$  of a BJT, is a

Manuscript received August 12, 2016; revised October 16, 2016; accepted November 26, 2016. Date of publication January 23, 2017; date of current version March 23, 2017. This paper was approved by Guest Editor Makoto Ikeda.

- B. Yousefzadeh and K. A. A. Makinwa are with Electronic Instrumentation Laboratory, Delft University of Technology, 2628CD, The Netherlands (e-mail: b.yousefzadeh@tudelft.nl).
- S. Heidary Shalmany is with Broadcom Netherlands, 3981 AJ Bunnik, The Netherlands.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2016.2638464

well-defined function of temperature. BJT-based TDCs have achieved  $3\sigma$ -inaccuracies ranging from  $\pm 0.1$  °C to  $\pm 0.25$  °C over the military temperature range (-55 °C to +125 °C) when implemented in CMOS technology nodes ranging from 0.7 to 0.16  $\mu$ m [6]–[9]. However, achieving this performance requires a combination of batch calibration, to obtain a set of average calibration parameters, followed by a room-temperature trim, to correct the errors of individual TDCs.

Batch-to-batch measurements on a precision TDC in 0.16- $\mu$ m technology [7] showed that its average calibration parameters change significantly from one batch to another. Applying the parameters obtained from one batch to TDCs from another batch resulted in an additional error of about 1 °C [7, Table I]. So to maximize accuracy, the parameters of each batch of TDCs must be determined as new, significantly complicating their production. This is because these parameters are determined by calibrating multiple samples at multiple temperatures, which is a time-consuming and expensive process. Furthermore, the resulting parameters must then be associated with the samples of the correct batch, which is a logistical challenge in itself.

This paper presents a BJT-based TDC, which achieves the state-of-the-art accuracy, and preserves it from batch-to-batch. In [10], the TDC was briefly described, along with the performance of one batch. This paper discusses the proposed TDC in more detail, and provides experimental data about its batch-to-batch inaccuracy. Compared with [7], the proposed TDC does not need an explicit batch calibration. As a result, all batches can use the same set of average calibration parameters. These improvements are mainly due to a precision biasing circuit, which ensures that the sensing PNPs are biased at reproducible collector currents. The major remaining source of spread is then the spread in their saturation current  $I_S$ , which is corrected by a single room-temperature trim. Since substrate PNPs must be biased via their emitters, their collector current is necessarily a function of their current gain  $\beta$ , which is also process- and temperature-dependent. To investigate the effect of  $\beta$ , a new method for the direct detection of  $\beta$  is developed, which allows it to be measured for all the samples. Measurements on 80 samples of the TDC from three different batches are used to validate the effect of batch-to-batch and  $\beta$  variations.

The rest of this paper is organized as follows. Section II describes the operation of the PNP-based TDC, and discusses its main error sources. Section III discusses the temperature-sensing frontend in detail. Simulation results from a pair of



Fig. 1. Basic operation of a PNP-based TDC.

ideally biased substrate PNPs are included to demonstrate that stable average calibration parameters can indeed be achieved in the chosen 0.16- $\mu$ m CMOS process. The precision biasing techniques and  $\beta$  detection circuit are then introduced. Section IV briefly describes the TDCs readout circuit, which is similar to that of [7]. Section V presents the experimental results, and finally, Section VI concludes this paper.

### II. BACKGROUND AND ERROR SOURCES

Fig. 1 shows the basic operation of a PNP-based TDC [11]. The heart of the TDC consists of a pair of PNPs ( $Q_R$ , and  $Q_L$ ) biased at a collector current density ratio of 1:p. The base–emitter voltage  $V_{\rm BE}$  of  $Q_R$  (or  $Q_L$ ) is complementary to absolute temperature (CTAT), while the difference between the two base–emitter voltages,  $\Delta V_{\rm BE}$ , is proportional to absolute temperature (PTAT). A linear combination of  $V_{\rm BE}$  and  $\Delta V_{\rm BE}$  then results in a relatively constant voltage  $V_{\rm REF} = V_{\rm BE} + \alpha \cdot \Delta V_{\rm BE}$ , where  $\alpha$  is a constant.

The PNPs' temperature (T) can then be measured by digitizing  $\alpha \cdot \Delta V_{\rm BE}$  with respect to  $V_{\rm REF}$  with the help of an integrated ADC. The result is  $\mu_{\rm PTAT}$  (=  $\alpha \cdot \Delta V_{\rm BE}/V_{\rm REF}$ ), which varies linearly from  $\sim\!0.3$  to  $\sim\!0.7$  over the military temperature range [11]. Alternatively, the ADC may digitize  $V_{\rm BE}$  with respect to  $\Delta V_{\rm BE}$ . The result is X (=  $V_{\rm BE}/\Delta V_{\rm BE}$ ), which varies nonlinearly from  $\sim\!28$  to  $\sim\!8$  over the military temperature range [7]. The ratio  $\mu_{\rm PTAT}$  can then be determined in the digital backend by noting that  $\mu_{\rm PTAT} = \alpha/(\alpha + X)$ , where  $\alpha$  is a calibration parameter.

The ratio  $\mu_{PTAT}$  can then be translated to degree celsius by a linear fit as follows [11]:

$$D_{\text{out}} = A \cdot \mu_{\text{PTAT}} - B \tag{1}$$

where A (~600) and B (~273) are calibration parameters. Due to the nonlinearity (curvature) in  $V_{\rm BE}$ ,  $D_{\rm out}$  as defined prviously will be slightly nonlinear. However, this nonlinearity can be made small ( $<\pm100$  mK) by biasing the BJTs with a PTAT current [12], and by ensuring that  $V_{\rm REF}$  has a slightly PTAT characteristic [6, Fig. 3]. Using a PTAT/Resistance (PTAT/R) biasing circuit can satisfy the first condition, and correctly choosing  $\alpha$  in the digital backend satisfies the second. Given that the curvature in  $V_{\rm BE}$  is relatively processindependent, the key requirement for low-cost calibration is



Fig. 2. PTA/R biasing circuit with (optional)  $\beta$ -compensation.

then that  $V_{\text{BE}}$  and  $\Delta V_{\text{BE}}$  are reproducible over process and supply variations. These two voltages are ideally given by

$$V_{\rm BE} = \eta \frac{kT}{q} \ln \left( \frac{I_C}{I_S} \right) \tag{2}$$

$$\Delta V_{\rm BE} = \eta \frac{kT}{q} \ln(p) \tag{3}$$

where  $\eta$  is a process-dependent nonideality factor, k is the Boltzmann constant, q is the electron charge, T is the temperature in Kelvin,  $I_C$  and  $I_S$  are the collector and saturation currents of the PNP, and p is their collector current density ratio.

In the ratio  $\mu_{\text{PTAT}}$ ,  $\eta$  cancels out, and so its variation can be disregarded. In a typical single-well process, the PNPs must be biased via their emitters, and will also have nonzero base and emitter resistances. Taking into account their finite current gain ( $\beta$ ) and an equivalent emitter resistance ( $r_S$ ),  $V_{\text{BE}}$  (for the larger biasing current) and  $\Delta V_{\text{BE}}$  can be rewritten as follows:

$$V_{\text{BE}} \approx \frac{kT}{q} \cdot \ln\left(\frac{p_E \cdot I_E}{I_S}\right) + \frac{kT}{q} \cdot \ln\left(\frac{\beta}{\beta + 1}\right) + p_E \cdot r_S \cdot I_E$$
(4)

$$\Delta V_{\rm BE} \approx \frac{kT}{q} \cdot \ln(p_E) + \frac{kT}{q} \cdot \left(\frac{\Delta \beta}{\beta \cdot (\beta + 1)}\right) + r_S \cdot (p_E - 1) \cdot I_E.$$
 (5)

In these equations,  $I_E$  is the emitter current, and  $p_E$  is the emitter-current density ratio.  $\Delta \beta$  is the difference in  $\beta$  at the two different biasing current levels ( $I_E$  and  $p_E \cdot I_E$ ).

As defined in (4),  $V_{\rm BE}$  is dominated by the first term, which is a CTAT voltage (with a slope of about  $-2~{\rm mV/^\circ C}$ ) and has a slightly nonlinear characteristic. It has been shown [12] that the magnitude of this nonlinearity is directly affected by the temperature dependence of the biasing current ( $I_E$ ). A PTAT/R biasing circuit (Fig. 2) provides a PTAT current, which results in less nonlinearity than when a constant biasing current is used. In addition, it provides a supply-independent current, which increases the accuracy of  $V_{\rm BE}$ . The PTAT/R circuit consists of two other PNPs, which are operated at an emitter-current ratio ( $1:p_{Eb}$ ). An amplifier forces their corresponding  $\Delta V_{\rm BEb}$  across a biasing resistor ( $R_b$ ) to generate the biasing current ( $I_b = \Delta V_{\rm BEb}/R_b$ ). The current mirror 1:m then copies the biasing current to the bipolar core.

Spread in the PNP's saturation current (i.e.,  $I_S$  in the first term of (4)) is the major source of  $V_{\rm BE}$  variations. This is because PNP parameters, such as base doping  $(N_B)$ , base width  $(W_B)$ , and emitter area  $(A_E)$ , are highly process-dependent [11], [13]. In the chosen 0.16- $\mu$ m process, cornersimulations show that this results in equivalent temperature errors of greater than 5 °C. If the spread in  $I_S$  (=  $\Delta I_S/I_S$ ) is temperature-independent, it will cause a PTAT error in  $V_{\rm BE}$ . A single PTAT trim can then correct for this, as well as for other PTAT error sources (i.e., spread in the values of  $R_b$ ,  $p_{Eb}$ , or m). However, any temperature-dependent spread in these parameters will result in a residual error after trimming [11].

In previous TDCs [6]–[9], [14]–[16], different techniques have been used to reduce the effects of spread in the various terms in (4) and (5). Choosing a small biasing current ( $I_E$ ) mitigates the effect of  $r_S$  (i.e., the last terms in (4) and (5)) and its variation. Using a  $\beta$ -compensating biasing current [6], [7] effectively suppresses the effect of  $\beta$  on  $V_{\rm BE}$  (the second term in (4)). As shown in Fig. 2, this can be implemented by incorporating a  $\beta$ -compensating resistor ( $R_{\beta b}$ ) in the PTAT/R biasing circuit [17]. As a result, the generated biasing current  $I_{b\beta} = I_b \cdot (\beta + 1) / \beta$ , in which  $\beta$  is the current gain of the PNP ( $Q_{Rb}$ ) in the biasing circuit. This ensures that the collector current of the PNP ( $Q_R$ ) in the bipolar core equals to  $I_b$ , assuming that the two PNPs have the same current gain. This approach, therefore, will be limited by PNP mismatch.

In order to increase the accuracy of  $\Delta V_{\rm BE}$ , dynamic element matching (DEM) has been used [6]–[9], [14]–[16] to accurately define  $p_E$  in the first term in (5). This will improve the accuracy of  $\Delta V_{\rm BE}$ , provided that  $\beta$  is current-independent (i.e.,  $\Delta\beta=0$  in the second term of (5)), or that  $\beta$  is sufficiently large. In a 0.7- $\mu$ m CMOS process, where  $\beta$  is quite large (> 25 at 25 °C) and  $\Delta\beta\sim0$ , simulations show that the residual error in  $\Delta V_{\rm BE}$  corresponds to a temperature error of 10 mK ( $p_E=5$  and  $\Delta p_E/p_E=1\%$ ) [11]. In the chosen 0.16- $\mu$ m process, however,  $\beta$  is much lower (< 5 at 25 °C), and is more current-dependent [18]. Therefore, using DEM is less effective. Choosing current levels to minimize the current dependence in  $\beta$  ( $\Delta\beta\sim0$ ) is still possible, and has been used in [7] and [18], and also in this paper.



Fig. 3. (a) Simulated PNPs with ideal PTAT emitter currents.  $I_b=160~\rm nA$  at 25 °C and  $Q_L=Q_R=5~\mu \rm m~\times~10~\mu m$ . (b) Temperature errors are obtained using the same calibration parameters for all the three corners.

### III. SENSING FRONTEND

This section discusses the design of the TDC's temperature-sensing frontend. First, simulation results of a pair of BJTs biased at ideal PTAT currents are discussed, in order to explore the limits on their temperature-sensing accuracy, e.g., due to process-specific nonidealities that are not captured in (4) and (5). Some techniques are then proposed to mitigate the error sources in the biasing circuit to a commensurate level. Finally, a new method for the direct detection of  $\beta$  is introduced.

### A. Simulation Results

In order to evaluate the accuracy of a PNP-based TDC, the circuit in Fig. 3(a) is simulated. The PNPs are biased by ideal current sources, so that the emitter currents of  $Q_R$  and  $Q_L$  are PTAT, and  $p_E=5$ . The resulting  $\Delta V_{\rm BE}$  (=  $V_{\rm BE2}-V_{\rm BE1}$ ) and  $V_{\rm BE}$  (=  $V_{\rm BE2}$ ) are then used to calculate  $D_{\rm out}$ , as in (1). Over process corners, the temperature error (=  $D_{\rm out}-T$ ) is as shown in Fig. 3(b). The untrimmed inaccuracy is quite poor (Fig. 3(b) (top)):  $\pm 10$  °C over the military range. However, a PTAT-trim (Fig. 3(b) (middle)) corrects for  $V_{\rm BE}$  spread, and substantially improves the results to  $\pm 1$  °C. In order to observe the residual spread, the results are also given after a third-order fit (Fig. 3(b) (bottom)) to suppress the effects of residual curvature. In these results, the same average calibration parameters (e.g., A, B, and  $\alpha$ ) are used for all the corners, as would be required for low-cost calibration.

Fig. 4 shows the simulation results when the effect of  $\beta$  in both PNPs is ideally compensated. Therefore, the collector currents of  $Q_R$  and  $Q_L$  (Fig. 4(a)) are now PTAT, and their ratio p=5. The resulting temperature errors are shown in Fig. 4(b). The untrimmed error (Fig. 4(b) (top)) is still quite large, but it can be reduced to less than  $\pm 100$  mK by a single PTAT trim (Fig. 4(b) (middle)). After a first-order fit, however, the amplitude of the residual curvature is  $\sim 50$  mK, which is larger than the residual spread. A third-order fit (Fig. 4(b) (bottom)) reduces the residual curvature to less than 5 mK, revealing a residual temperature error due to spread of only 40 mK.

These results show that the effect of process spread on a PNP-based TDC's accuracy can be effectively corrected



Fig. 4. (a) Simulated PNPs with ideal PTAT collector currents.  $I_b=160~\rm nA$  at 25 °C and  $Q_L=Q_R=5~\mu m\times 10~\mu m$ . (b) Temperature errors are obtained using the same calibration parameters for all the three corners.



Fig. 5. Sensing frontend.  $V_{\rm BE}=V_{\rm BE2}$  and  $\Delta V_{\rm BE}=V_{\rm BE2}-V_{\rm BE1}$  Gray: interdigitated and symmetric layout. Red:  $\beta$ -detection circuit.

by a single PTAT trim, provided that its biasing currents are well defined and  $\beta$  effects are properly compensated. In other words, batch calibration can be avoided by designing a precision biasing circuit that accurately defines the collector current of the PNPs.

### B. Precision Biasing Circuit

The proposed temperature-sensing frontend is shown in Fig. 5. Its basic operation is the same as that of the circuit shown in Fig. 2; however, extra techniques are used to mitigate circuit nonidealities. Each PNP has an area of 5  $\mu$ m  $\times$  10  $\mu$ m and is biased with a 1:5 emitter-current ratio in both the biasing circuit and the bipolar core. At room temperature, the unit bias current is 160 nA, a choice, which keeps  $\Delta\beta$  small [18].

A poly resistor  $R_b$  (= 250 k $\Omega$ ) defines the biasing current, while, as discussed previously, a similar resistor  $R_{\beta b}$  (=  $R_b/p_{Eb}$  = 50 k $\Omega$ ) compensates for  $\beta$  variations. However, the effectiveness of this  $\beta$ -compensation scheme relies on their matching, as well as the matching of the BJTs ( $Q_R$  and  $Q_{Rb}$ ). Careful layout was employed to minimize mismatch.

Although a PTAT trim corrects for spread in  $I_S$  and in the nominal value of  $R_b$ , it cannot correct for non-PTAT error terms in  $I_C$ . The main sources of such errors are finite opamp offset and gain, and temperature dependencies of  $p_{Eb}$  and m. Errors associated with finite offset and gain are mitigated by the use of a chopped folded-cascode opamp



Fig. 6. Simulated  $\beta$  at three different corners when biased at  $I_b$  (= 160 nA) and 5  $\cdot$   $I_b$ .



Fig. 7. Overview of the system.

with 90 dB of gain. The  $p_{Eb}$  current ratio is implemented by pMOS (cascoded) current mirrors, which are biased in strong inversion. As in [19], the worst case relative accuracy of this ratio  $(\Delta p_{Eb}/p_{Eb})$  can then be approximated as

$$\frac{\Delta p_{Eb}}{p_{Eb}} \approx \frac{2}{\frac{V_{gs}}{V_T} - 1} \cdot \left| \frac{\Delta V_T}{V_T} \right| + \left| \frac{\Delta \mu_p}{\mu_p} \right| + \left| \frac{\Delta C_{ox}}{C_{ox}} \right| + \left| \frac{\Delta W}{W} \right| + \left| \frac{\Delta L}{L} \right|$$
(6)

where  $\mu_P$  is the hole mobility,  $C_{ox}$  is the oxide capacitance per unit area, L and W are the transistor sizes,  $V_T$  is the threshold voltage, and  $V_{\rm gs}$  is the gate–source voltage of the two pMOS transistors. The dominant error source is then due to  $V_T$  variations [19], whose effect on the accuracy of  $p_{Eb}$  depends both on temperature, and on the value of  $V_{\rm gs}$  /  $V_T$ .

It can be shown that, if  $\Delta p_{Eb}/p_{Eb}$  is constant over temperature, it results in a PTAT error term in  $V_{\rm BE}$ . Therefore, it can be corrected by the same PTAT trim used to correct for spread in  $I_S$  [11]. This is not the case for temperature-dependent  $\Delta p_{Eb}/p_{Eb}(T)$  spread. Another source of inaccuracy derives from errors in copying the currents in the biasing circuit to the bipolar core. The relative inaccuracy of this current-mirror ratio  $\Delta m/m$  (Fig. 2) contributes to the overall error in  $D_{\rm out}$  in exactly the same manner as  $\Delta p_{Eb}/p_{Eb}$ .

To mitigate such errors, the current-mirror ratio  $p_{Eb}$  is dynamically matched (DEM1), in the same way as the current-mirror ratio  $p_E$  (DEM2). Furthermore, to ensure that biasing currents are accurately copied from the biasing circuit to the bipolar core, the two banks of current mirrors are dynamically swapped (Bank-Swap). Since the two banks are designed to generate the same current levels, this is done by simply inserting some extra switches, in series with each current bank.



Fig. 8. Left: SAR- $\Sigma \Delta$  ADC. In SAR mode K searches for  $K_{\text{SAR}}$ . In  $\Sigma \Delta$  mode K is selected depending on the bs.  $K = K_{\text{SAR}} + 1$  (bs = 1) or  $K = K_{\text{SAR}} - 1$  (bs = 0). Right: current-reuse amplifier used in both first and second stage integrators.

# C. Current Gain Detection

Although the  $\beta$ -compensation scheme (Figs. 2 and 5) corrects for the effect of  $\beta$  on  $V_{\rm BE}$ , it does not correct for its effect on  $\Delta V_{\rm BE}$ . This is because,  $\beta$  is slightly dependent on current density in the chosen process, i.e.,  $\Delta\beta\neq0$  in (5). If  $\beta$  does not spread, the resulting error in  $\Delta V_{\rm BE}$  is reproducible. However, simulations on circuit in Fig. 4 show that  $\beta$  changes significantly over temperature and process corners (Fig. 6). The corresponding temperature-dependent errors in  $\Delta V_{\rm BE}$  cannot then be corrected by the PTAT trim.

To experimentally investigate the effect of  $\beta$  spread, the frontend of the proposed TDC (Fig. 5) is configured to determine the  $\beta$  of  $Q_{Rb}$ . Via switch  $S_{\beta}$ , the  $\beta$ -compensation can be turned OFF and ON, so that the generated biasing current changes from  $\Delta V_{\rm BE}/R_b$  to  $(\Delta V_{\rm BE}/R_b) \cdot (1+\beta)/\beta$ . The ratio of these two currents (=  $(1 + \beta)/\beta$ ) contains  $\beta$  information. In this design, the biasing current are sensed via a sense resistor  $R_{\beta}$  (= 350 k $\Omega$ ). The resulting voltage  $V_{\beta}$  is then digitized with respect to  $\Delta V_{\rm BE}$  in the same way as  $V_{\rm BE}$ , resulting in the ratio  $X_{\beta} = V_{\beta} / \Delta V_{BE}$ . The ratio of  $X_{\beta}$ when  $S_{\beta}$  is OFF and ON can then be calculated in the digital backend to obtain  $\beta$ . Since the two conversions are made in quick succession (< 200 ms), the die temperature and hence  $\Delta V_{\rm BE}$  can be assumed to be constant. Since the measurement is ratiometric, gain errors, e.g., due to spread in the currentmirror ratios and the value of  $R_{\beta}$ , will not affect the accuracy of  $\beta$  detection.  $\Delta V_{\rm BE}$  is also quite insensitive to the state of  $S_{\beta}$ , because the change in the biasing currents is small (12%) at 25 °C, and < 25% over the military temperature range). Simulation shows that the corresponding change in  $\Delta V_{\rm BE}$  due to the state of  $S_{\beta}$  is 0.002% at 25 °C, and is less than 0.04% over the military temperature range.

# IV. READOUT CIRCUIT

Fig. 7 shows the overview of the TDC. It consists of a frontend that generates  $V_{\rm BE}$ ,  $V_{\beta}$ , and  $\Delta V_{\rm BE}$ , which are then fed to an incremental ADC. The ADC's output in the normal mode is the ratio X (=  $V_{\rm BE}/\Delta V_{\rm BE}$ ); however, it can be configured to output  $V_{\beta}/\Delta V_{\rm BE}$  or  $V_{\rm ext.}/\Delta V_{\rm BE}$ . Adding an offset to X effectively adds a scaled version of  $\Delta V_{\rm BE}$  to  $V_{\rm BE}$ , and thus realizes a PTAT trim. The ADC is designed for high resolution ( $\sim$ 4 mK<sub>rms</sub> in < 100 ms conversion time), to enable digital calibration and trimming.

As in [7], a two-step SAR $-\Sigma\Delta$  architecture is used for ADC (Fig. 8), to digitize X (ranging from  $\sim$ 8 to  $\sim$ 28). In the first step, a SAR algorithm is realized by using the first stage as a charge-amplifier, the comparator, and the capacitor DAC. The SAR algorithm finds the integer part of X by successively comparing  $V_{\rm BE}$  with  $K \cdot \Delta V_{\rm BE}$ , where K (= 1:31) is realized by a 31-element capacitor DAC, whose unit value ( $C_S$ ) is  $120\,f{\rm F}$ . In the next step, a second-order  $\Sigma\Delta$  modulator balances  $V_{\rm BE}$  against reference voltages ( $K_{\rm SAR}-1$ )  $\cdot \Delta V_{\rm BE}$  or ( $K_{\rm SAR}+1$ )  $\cdot \Delta V_{\rm BE}$ , where  $K_{\rm SAR}$  is the result of the first step. From the resulting bit-stream (bs) average,  $\mu_{\Sigma\Delta}$ , the final result is then obtained as  $X = K_{\rm SAR} + 2 \cdot \mu_{\Sigma\Delta}$ .

Correlated double sampling (in the first integrator), and system-level chopping in  $\Sigma\Delta$  ensure ADC's low offset (< 1  $\mu$ V at 25 °C) and 1/f noise. As in [7], high accuracy is obtained by using DEM of the sampling capacitors. This involves shuffling the position of 1 and K sampling capacitors of the DAC array to average out mismatch errors in the  $(V_{\rm BE} \cdot C_S)/(\Delta V_{\rm BE} \cdot K \cdot C_S)$  ratio.

Each of the ADC's integrators is built around an energy-efficient current-reuse amplifier (Fig. 8). Such amplifiers have the same energy efficiency as the inverter-based amplifiers used in [20], [21], without the need for dynamic biasing. As a result, they benefit from lower complexity, lower noise (no additional kT/C noise from the dynamic biasing circuit), and fully differential properties. Using the same architecture, the first amplifier draws 480 nA, while the second draws 120 nA  $(0.25 \times \text{ scaled in size})$ .

### V. EXPERIMENTAL RESULTS

Implemented in a 0.16- $\mu$ m CMOS technology, the TDC core occupies  $0.16 \text{ mm}^2$  and draws  $4.6 \mu A$  from a nominal 1.8 V supply. The chip micrograph is shown in Fig. 9 (top). For flexibility, the digital logic, which implements the SAR algorithm and the  $sinc^2$  decimation filter for the  $\Sigma \Delta$  modulator, was realized off-chip. The designed TDC is very robust to dc supply variations (0.01 °C/V) as shown in Fig. 10 (top), which is mostly obtained due to the robustness of the precision biasing circuit. When clocked at 35 kHz, the TDC achieves a kT/C-limited resolution of 15 mK<sub>rms</sub> in 5 ms of conversion time ( $t_{\text{conv.}}$ ). Where necessary (e.g., at the trimming temperature), the resolution can be further improved by a



Fig. 9. Top: Chip micrograph. Bottom: fabricated samples of the TDC. Samples of Batch-1 with  $\mathrm{UH}V_T$  are used for batch-calibrated measurements. Dashed and dotted boxes are used for batch-to-batch measurements.



Fig. 10. Top: Measured supply sensitivity. Bottom: measured output noise versus conversion time.

factor of  $\sqrt{2}$  with every doubling of  $t_{\text{conv.}}$ . Fig. 10 (bottom) shows the achieved rms-resolution as a function of  $t_{\text{conv.}}$ .

In order to investigate the TDC's robustness, three different batches have been characterized. Each batch corresponds to a different fabrication run with a time difference of a few months, and so can be expected to be somewhat different from each other. However, they do not represent batches from the corners of the technology. To explore the effect of switch leakage at high temperatures, two batches were fabricated in a different flavor, which allowed the TDC's sampling switches to be implemented with  $UHV_T$  (ultra-high threshold) switches, instead of the  $HV_T$  switches used in the other two batches. A summary of the fabricated batches is shown in Fig. 9 (bottom).

# A. Batch Calibration

To determine the TDC's inaccuracy after individual batch calibration, 20 samples from Batch-1 with  $UHV_T$  switches



Fig. 11. Measured temperature inaccuracy within a batch (batch-1 with  $UHV_T$ ), using third-order polynomial fit. Top: untrimmed. Bottom: PTAT-trimmed.

TABLE I
MEASURED ACCURACY IMPROVEMENT WITHIN A BATCH

| Opamp<br>chop | DEM1 | Bank<br>swap | Unrimmed InAcc. (3σ) | Trimmed InAcc. (3σ) |  |
|---------------|------|--------------|----------------------|---------------------|--|
| OFF           | OFF  | OFF          | ±700mK               | ±300mK              |  |
| ON            | OFF  | OFF          | ±400mK               | ±100mK              |  |
| ON            | ON   | OFF          | ±380mK               | ±70mK               |  |
| ON            | ON   | ON           | ±380mK               | ±60mK               |  |

were characterized. The samples were packaged in ceramic, which does not introduce any stress to the TDC dies, and characterized from -55 °C to +125 °C. A PT-100 thermistor, which was calibrated to less than 1 mK and which was in a good thermal contact with the TDCs, was used as a temperature reference. The value of  $\alpha$  is optimized for minimum curvature by fitting  $\mu_{\text{PTAT}}$  to a straight line in a least-mean-square sense, this process also results in the values of A and B. The result is a  $3\sigma$ -inaccuracy of  $\pm 0.4$  °C (untrimmed) and  $\pm 0.1$  °C (PTAT-trimmed), as shown in [10]. The residual nonlinearity is then only  $\pm 40$  mK, which can be further reduced by using a fixed third-order polynomial. This results in a  $3\sigma$ -inaccuracy of  $\pm 380$  mK (untrimmed) and  $\pm 60$  mK (PTAT-trimmed), as shown in Fig. 11.

In order to perform a PTAT trim, an offset trim on X is made in the following way:

$$X_{\text{trim}}(T) = X(T) + \Delta X(25 \text{ }^{\circ}\text{C}) \tag{7}$$

$$\Delta X(25 \, ^{\circ}\text{C}) = X_{\text{avg}}(25 \, ^{\circ}\text{C}) - X(25 \, ^{\circ}\text{C})$$
 (8)

where  $X_{\text{trim}}(T)$  is the offset-trimmed value of X; X(T) is the raw output of the TDC without trimming; and  $\Delta X(25 \,^{\circ}\text{C})$  is the trimming factor calculated at room temperature.  $X_{\text{avg}}(25 \,^{\circ}\text{C})$  and  $X(25 \,^{\circ}\text{C})$  are the batch average and the individual TDC's output at 25  $^{\circ}\text{C}$ . The PTAT-trimmed output is then calculated as

$$D_{\text{trim}}(T) = A \cdot \frac{\alpha}{\alpha + X_{\text{trim}}(T)} - B. \tag{9}$$

| Item          | Tech (µm) | Area<br>(mm²) | Supply<br>(V) | Current (µA) | T. Range  | Inaccuracy (±3σ error) | PSS<br>(°C/V) | Res. (m°C)<br>tconv (ms) | Res. FOM* (pJ°C²) | Relative**<br>InAcc. (%) | Reference type     |
|---------------|-----------|---------------|---------------|--------------|-----------|------------------------|---------------|--------------------------|-------------------|--------------------------|--------------------|
| This†<br>work | 0.16      | 0.16          | 1.5–2         | 4.6          | -55 – 125 | ±60mK                  | 0.01          | 15 (5)                   | 7.8               | 0.07                     | Self-referenced    |
| [6]           | 0.7       | 4.5           | 2.5-5.5       | 75           | -55 – 125 | ±100mK                 | 0.03          | 10 (100)                 | 1875              | 0.11                     | Self-referenced    |
| [7]           | 0.16      | 0.08          | 1.5–2         | 3.4          | -55 – 125 | ±150mK                 | 0.5           | 20 (5.3)                 | 11                | 0.17                     | Self-referenced    |
| [22]          | 0.065     | 0.2           | 1.5           | 0.5          | -40 – 130 | ±400mK                 | N/A           | 125 (2)                  | 23                | 0.47                     | External Voltage   |
| [15]          | 0.7       | 0.8           | 2.9–5.5       | 55           | -45 – 130 | ±150mK                 | 0.05          | 3 (2.2)                  | 3.2               | 0.17                     | External Frequency |

TABLE II
PERFORMANCE SUMMARY AND COMPARISON WITH PREVIOUS WORKS

<sup>\*\*</sup> Relative InAcc. = 2 · (Inaccuracy) / (T. Range) × 100



Fig. 12. Measured batch-to-batch temperature inaccuracy using the same calibration parameters A, B, and  $\alpha$ . Top: untrimmed. Bottom: PTAT-trimmed. Dashed lines are  $\pm 3\sigma$  limits. Right: measured  $\beta$ .

The batch-calibrated inaccuracy of the TDC was also recorded for different modes of the biasing circuit. Table I summarizes these results, and indicates how accuracy improves as the various techniques are applied. The same techniques also improve the TDC's supply sensitivity, validating their effectiveness on the accuracy. Table II summarizes the batch-calibrated performance of the TDC, and compares it with previous works. The designed TDC shows a superior performance in terms of inaccuracy and supply sensitivity.

### B. Batch-to-Batch

Results of the same design in the same package have been also observed for different batches. Fig. 12 shows these results for the two H $V_T$  batches (dash box in Fig. 9 (bottom)). These results are only shown with a first-order fit (i.e., A, B, and  $\alpha$ ), therefore, they contain a residual curvature of  $\sim$ 40 mK. The average calibration parameters of the first batch are applied to the second. Fig. 12 (top) and (bottom) then presents the untrimmed and PTAT-trimmed results, respectively.

PTAT-trim is now effectively correcting the considerable (but PTAT) spread between the two batches (max = 2 °C) and maintaining their batch-calibrated inaccuracy ( $< \pm 100$  mK) over the military temperature range. The value of  $\beta$  of these samples was also measured as shown in Fig. 12 (right), indicating a similar average current gains for the two batches,

but with a spread of  $\pm 10\%$ . The effect of this relatively small spread on  $\Delta V_{\rm BE}$  is negligible. Similar results were obtained for the third UH $V_T$  batch with respect to the first batch (dotted box in Fig. 9 (bottom)), although this had a slightly smaller untrimmed PTAT spread (max = 1 °C). Again there was no significant shift in the average value of  $\beta$ .

### C. Voltage Calibration

Although thermal calibration accurately corrects for PTAT variations in  $D_{\rm out}$ , a considerable amount of time is required to obtain good thermal equilibrium between the TDCs and the PT-100 temperature reference. A low-cost alternative is voltage calibration, which is a two-step process, and uses  $\Delta V_{\rm BE}$  to estimate die temperature [23], [24]. In the first step, a known external voltage (i.e.,  $V_{\rm ext.}$ , which is measured by an external Keithely-2002) replaces  $V_{\rm BE}$  (Fig. 7). From the measured  $X_{\rm cal} = V_{\rm ext.} / \Delta V_{\rm BE}$ ,  $\Delta V_{\rm BE}$  is extracted, based on which the die temperature can be calculated. Immediately after this, a second measurement is made to find  $X = V_{\rm BE} / \Delta V_{\rm BE}$ . Since the two measurements are done in less than 200 ms, the die temperature can be assumed to be constant, and thus the obtained results can be used to trim the TDC.

The accuracy of voltage calibration relies on the reproducibility of  $\Delta V_{\rm BE}$ , which is relatively independent of process parameters, as can be expected from (3) and (5). In the

<sup>\*</sup> Res. FoM = (Power  $\cdot t_{conv}$ )  $\cdot (Res.)^2$ 

<sup>†</sup> Batch-calibrated results, with a 3<sup>rd</sup>-order fit.



Fig. 13. Top: measured temperature inaccuracy associated with  $\Delta V_{\rm BE}$ . Bottom: measured temperature inaccuracy after voltage calibration. The parameters C and D are extracted from Batch-1. The parameters A, B, and  $\alpha$  are the same as used in Fig. 12.

implemented TDC, high accuracy is obtained by dynamically matching the ratio  $p_E$  and swapping the BJTs ( $Q_R$  and  $Q_L$ ). Measurements on the first two batches (i.e. dashed box in Fig. 9 (bottom)) show that the spread in  $\Delta V_{\rm BE}$  corresponds to less than  $\pm 0.1$  °C error at room temperature (Fig. 13 (top)). The linear fitting parameters (i.e., C and D in Fig. 13 (top)), which are used to estimate T from  $\Delta V_{\rm BE}$ , are only extracted from the first batch. As shown in Fig. 13 (bottom), the combination of voltage calibration and PTAT trimming results in a  $3\sigma$ -inaccuracy of  $\pm 0.3$  °C over the military temperature range for the two batches. Similar results were obtained from the third batch.

### VI. CONCLUSION

In this paper, a precision TDC has been presented. The more accurate biasing circuit for the PNPs combined with a PTAT-trim enabled a low-cost calibration. Samples of three different batches have been measured to verify the effectiveness of the techniques and calibration method, in the presence of process variations. As a result, the calibration parameters can be kept constant over the batches, while a single point trim corrects the variation between them. Unlike prior art, the proposed TDC verified that batch calibration does not need to be a necessary step in its production. In addition, with the help of a new method, BJT's  $\beta$  is determined, which helped to observe its effect on the TDC's inaccuracy. Constant calibration parameters, combined with the voltage calibration, are showed, which provides a low-cost method for production of the TDC.

# ACKNOWLEDGMENT

The authors would like to thank NXP semiconductors for chip fabrication, R. van Veldhoven and S. Xia (NXP) and V. van Hoek and L. Pakula (TUDelft) for their help and support of this project.

### REFERENCES

- S. Zaliasl *et al.*, "A 3 ppm 1.5 × 0.8 mm<sup>2</sup> 1.0 μA 32.768 kHz MEMS-based oscillator," *IEEE J. Solid-State Circuits*, vol. 50, no. 1, pp. 291–302, Jan. 2015.
- [2] SiTime Corporation. (Mar. 2016). SiT1568 Data Sheet. [Online].
   Available: http://www.sitime.com/products/datasheets/sit1568/SiT1568-datasheet.pdf
- [3] S. H. Shalmany, D. Draxelmayr, and K. A. A. Makinwa, "A ±5 integrated current-sensing system with 0.3% gain error 16 μA offset from -55 °C to +85 °C," *IEEE J. Solid-State Circuits*, vol. 51, no. 4, pp. 800-808, Apr. 2016.
- [4] S. H. Shalmany et al., "A ±36 A integrated current-sensing system with ±0.3% gain error 400 μA offset from -55 °C to +85 °C," in Proc. IEEE Symp. VLSI, Jun. 2016, pp. 96–97.
- Symp. VLSI, Jun. 2016, pp. 96–97.
  [5] G. Maderbacher et al, "A digitally assisted single-point-calibration CMOS bandgap voltage reference with a 3σ inaccuracy ±0.08% for fuel-gauge applications," in IEEE ISSCC Dig. Tech. Papers, Feb. 2015, pp. 1–3.
- [6] M. A. P. Pertijs, K. A. A. Makinwa, and J. H. Huijsing, "A CMOS temperature sensor with a 3σ inaccuracy of ±0.1 °C from -55 °C to +125 °C," *IEEE J. Solid-State Circuits*, vol. 40, no. 12, pp. 2805–2815, Dec. 2005.
- [7] K. Souri, Y. Chae, and K. A. A. Makinwa, "A CMOS temperature sensor with a voltage-calibrated inaccuracy ±0.15 °C (3σ) from −55 °C to +4125 °C," *IEEE J. Solid-State Circuits*, vol. 48, no. 1, pp. 292–301, Jan. 2013.
- [8] F. Sebastiano, L. J. Breems, K. A. A. Makinwa, S. Drago, D. M. W. Leenaerts, and B. Nauta, "A 1.2-V 10-μW NPN-based temperature sensor 65-nm CMOS with inaccuracy 0.2 °C (3σ) from -70 °C to +125 °C," *IEEE J. Solid-State Circuits*, vol. 45, no. 12, pp. 2591–2601, Dec. 2010.
- [9] A. L. Aita, M. A. P. Pertijs, K. A. A. Makinwa, and J. H. Huijsing, "A CMOS smart temperature sensor with a batch-calibrated inaccuracy ±0.25 °C (3σ) from -70 °C to +130 °C," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2009, pp. 342–343.
- [10] B. Yousefzadeh, S. H. Shalmany, and K. Makinwa, "A BJT-based temperature-to-digital converter with ±60mK (3σ) inaccuracy from -70 °C to +125 °C in 160nm CMOS," in *Proc. IEEE Symp. VLSI*, Jun. 2016, pp. 192–193.
- [11] M. A. P. Pertijs and J. Huijsing, Precision Temperature Sensors in CMOS Technology. Dordrecht, The Netherlands: Springer, 2006.
- [12] G. C. M. Meijer, "Thermal sensors based on transistors," Sens. Actuators, vol. 10, nos. 1–2, pp. 103–125, 1986.
- [13] D. A. Neamen, Semiconductor Physics and Devices: Basic Principles, 3rd ed. New York, NY, USA: McGraw-Hill, 2003.
- [14] G. C. M. Meijer, G. Wang, and F. Fruett, "Temperature sensors and voltage references implemented in CMOS technology," *IEEE Sensors J.*, vol. 1, no. 3, pp. 225–234, Oct. 2001.
- [15] A. Heidary, G. Wang, K. Makinwa, and G. Meijer, "A BJT-based CMOS temperature sensor with a 3.6pJK<sup>2</sup> resolution FoM," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2014, pp. 224–226.
- [16] G. Wang, A. Heidari, K. A. A. Makinwa, and G. C. M. Meijer, "An accurate BJT-based CMOS temperature sensor with duty-cycle-modulated output," *IEEE Trans. Ind. Electron*, to be published.
- [17] M. Pertijs and J. Huijsing, "Bias circuits," U.S. Patent 7446598 B2, Nov. 4, 2008.
- [18] K. Souri and K. A. A. Makinwa, "A 0.12mm<sup>2</sup>  $7.4~\mu$ W micropower temperature sensor with an inaccuracy of  $\pm 0.2~^{\circ}$ C ( $3\sigma$ ) from  $-30~^{\circ}$ C to  $+125~^{\circ}$ C," *IEEE J. Solid-State Circuits*, vol. 46, no. 7, pp. 1693–1700, Jul. 2011.
- [19] M. J. M. Pelgrom, A. C. J. Duinmaijer, and A. P. G. Welbers, "Matching properties of MOS transistors," *IEEE J. Solid-State Circuits*, vol. 24, no. 5, pp. 1433–1439, Oct. 1989.
- [20] Y. Chae, K. Souri, and K. A. A. Makinwa, "A 6.3 μW 20 bit incremental zoom-ADC with 6 ppm INL and 1 μV Offset," *IEEE J. Solid-State Circuits*, vol. 48, no. 12, pp. 3019–3027, Dec. 2013.
- [21] Y. Chae and G. Han, "Low voltage, low power, inverter-based switched-capacitor delta-sigma modulator," *IEEE J. Solid-State Circuits*, vol. 44, no. 2, pp. 458–472, Feb. 2009.
- [22] X. Pu et al., "A ±0.4 °C accurate high-speed remote junction temperature sensor with digital beta correction and series-resistance cancellation in 65nm CMOS," in *Proc. IEEE Symp. VLSI*, Jun. 2013, pp. 214–215.
- [23] M. A. P. Pertijs, A. L. Aita, K. A. A. Makinwa, and J. H. Huijsing, "Low-cost calibration techniques for smart temperature sensors," *IEEE Sensors J.*, vol. 10, no. 6, pp. 1098–1105, Jun. 2010.
- [24] M. Pertijs and J. Huijsing, "Digital temperature sensors and calibration thereof," U.S. Patent 7674035 B2, Mar. 9, 2010.



**Bahman Yousefzadeh** (S'16) was born in Iran in 1986. He received the B.Sc. degree in electrical engineering from the Shahid Chamran University of Ahvaz, Ahvaz, Iran, in 2009, and the M.Sc. degree in electrical engineering from the Sharif University of Technology, Tehran, Iran, in 2011. He is currently pursuing the Ph.D. degree at the Delft University of Technology (TU Delft), Delft, The Netherlands, where he works on CMOS temperature sensors.

From 2011 to 2013, he was a Design Engineer with Irankhodro Powertrain Company, Tehran, where he

was involved in the development of a control unit for combustion engines. He joined the Electronic Instrumentation Laboratory, TU Delft, in 2013. His current research interests include precision analog circuits, data converters, and sensor interfaces.



Saleh Heidary Shalmany (S'12) received the B.Sc. degree in 2008 from Tehran University, Tehran, Iran, and M.Sc. degree (cum laude) in 2010 from TUDelft, Delft, The Netherlands, both in electrical engineering. From 2010 to 2011, he was a researcher with TUDelft and NXP Semiconductors, working on the development of a micropower smart pH sensor. From 2011 to 2016, he pursued his Ph.D. at TUDelft and in collaboration with Infineon Technologies. He joined Broadcom Netherlands in 2016. His research interests include analog and mixed-signal circuits,

data converters, and low power sensor interface.

From 2008 to 2010, he was the recipient of the Huygens scholarship provided by the Dutch Minister of Education, Culture, and Science. He also received the IEEE Solid-State Circuits Society Predoctoral Achievement Award 2015-2016.



Kofi A. A. Makinwa (M'97–SM'05–F'11) received the B.Sc. and M.Sc. degrees from Obafemi Awolowo University, Ife, Nigeria, in 1985 and 1988, respectively, the M.E.E. degree from the Philips International Institute, The Netherlands, in 1989, and the Ph.D. degree from the Delft University of Technology, The Netherlands, in 2004.

From 1989 to 1999, he was a Research Scientist with Philips Research Laboratories, Eindhoven, The Netherlands, where he was involved in interactive displays and digital recording systems. In 1999,

he joined the Delft University of Technology, where he is currently an Antoni van Leeuwenhoek Professor and the Head of the Microelectronics Department. This has resulted in 10 books, 25 patents and over 200 technical papers. His current research interests include the design of precision mixed-signal circuits, sigma-delta modulators, smart sensors, and sensor interfaces.

Dr. Makinwa is an elected member of the IEEE Solid-State Circuits Society AdCom, the society's Governing Board. He serves on the program committees of the International Solid-State Circuits Conference (ISSCC), the VLSI Symposium, the European Solid-State Circuits Conference (ESSCIRC), and the Advances in Analog Circuit Design Workshop. He received the 2005 Simon Stevin Gezel Award from the Dutch Technology Foundation. He was a co-recipient of several best paper awards from the JSSC, ISSCC, Transducers and ESSCIRC, among others. He has also served as a Guest Editor of the JOURNAL OF SOLID-STATE CIRCUITS and as a Distinguished Lecturer of the IEEE Solid-State Circuits Society. He is an Alumnus of the Young Academy of the Royal Netherlands Academy of Arts and Sciences.